資料介紹
This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications.
The SN74SSTU32864C operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864C must ensure that the outputs remain low, thus ensuring no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs.
The two VREF pins (A3 and T3) are connected together internally by approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.
- SN74SSTU32864可配置寄存器緩沖器數(shù)據(jù)表
- 74SSTU32864/A/C/D/G 數(shù)據(jù)表
- 74SSTU32865 數(shù)據(jù)表
- SN74LVCH16901,pdf(18-Bit Unive
- SN74ALVCH16901,pdf(18-BIT UNIV
- SN74SSTV16857,pdf(25-BIT REGIS
- SN74SSTU32866A,pdf(25-Bit Conf
- SN74SSTU32866,pdf(25-BIT CONFI
- SN74SSTU32864E,pdf(25-Bit Conf
- SN74SSTU32864D,pdf(25-Bit Conf
- SN74SSTU32864,pdf(25-BIT CONFI
- SN74ALVCH16646,PDF(16-BIT BUS
- SN74ALVCH16827,pdf(20-BIT BUFF
- SN74ALVCH162827,pdf(20-BIT BUF
- 74LS91/SN74LS91/SN5491 pdf dat
- 微雪電子SN65VHD230 CAN接口通信模塊簡(jiǎn)介 4019次閱讀
- 微雪電子Micro:bit舵機(jī)驅(qū)動(dòng)板簡(jiǎn)介 3429次閱讀
- 微雪電子micro:bit鋼琴擴(kuò)展板簡(jiǎn)介 2181次閱讀
- 微雪電子BBC Micro:Bit學(xué)習(xí)板簡(jiǎn)介 2018次閱讀
- 微雪電子Micro:bit傳感器介紹 4358次閱讀
- 微雪電子micro:bit接口擴(kuò)展板簡(jiǎn)介 2814次閱讀
- 微雪電子bit|micro:bit喇叭擴(kuò)展板簡(jiǎn)介 2438次閱讀
- 解答74hc541能和74hct541/74lv541互相替代嗎 8966次閱讀
- 淺談SN74HC541特征應(yīng)用及設(shè)備信息 3906次閱讀
- 分享SN74HC541N集成塊的功能及邏輯圖函數(shù)表 1.1w次閱讀
- 解答sn74hc14n接在兩個(gè)485芯片之間有什么作用/其電源范圍是多少 9816次閱讀
- 74ls163實(shí)現(xiàn)任意進(jìn)制計(jì)數(shù)器 9.2w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡(jiǎn)介 2.8w次閱讀
- SN74LS161在數(shù)字電路中的抗干擾應(yīng)用 7435次閱讀
- 74hc138和74ls138的區(qū)別 4.8w次閱讀
下載排行
本周
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費(fèi)
- 2PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊(cè)
- 3.03 MB | 12次下載 | 免費(fèi)
- 3PC2464具理想二極管的浪涌抑制控制器數(shù)據(jù)手冊(cè)
- 4.42 MB | 8次下載 | 免費(fèi)
- 4PC2466高電壓浪涌抑制器數(shù)據(jù)手冊(cè)
- 3.37 MB | 8次下載 | 免費(fèi)
- 5ssd1306單片 CMOS OLED/PLED 驅(qū)動(dòng)芯片中文手冊(cè)
- 1.66 MB | 5次下載 | 1 積分
- 6PC2596 40V 輸入 150KHz 3A 降壓型電源轉(zhuǎn)換器數(shù)據(jù)手冊(cè)
- 2.44 MB | 3次下載 | 免費(fèi)
- 7松下 rq-sx3隨身聽電路圖資料
- 2.93 MB | 2次下載 | 5 積分
- 8臺(tái)式主板DDR5內(nèi)存插槽引腳功能表資料
- 0.17 MB | 2次下載 | 5 積分
本月
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費(fèi)
- 2三相逆變主電路的原理圖和PCB資料合集免費(fèi)下載
- 27.35 MB | 111次下載 | 1 積分
- 3運(yùn)算放大器基本電路中文資料
- 1.30 MB | 16次下載 | 免費(fèi)
- 4蘋果iphone 11電路原理圖
- 4.98 MB | 12次下載 | 5 積分
- 5PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊(cè)
- 3.03 MB | 12次下載 | 免費(fèi)
- 6常用電子元器件介紹
- 3.21 MB | 10次下載 | 免費(fèi)
- 7PC2464具理想二極管的浪涌抑制控制器數(shù)據(jù)手冊(cè)
- 4.42 MB | 8次下載 | 免費(fèi)
- 8PC2466高電壓浪涌抑制器數(shù)據(jù)手冊(cè)
- 3.37 MB | 8次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935130次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191390次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183345次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81591次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73816次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65990次下載 | 10 積分
評(píng)論