資料介紹
The SLGU877 is a PLL based zero delay buffer designed for 1.7V to 1.9V VDD operating range. The differential
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 3V轉(zhuǎn)1.8V三極管穩(wěn)壓IC
- 5V轉(zhuǎn)3.3V,3V,1.8V電路2A規(guī)格書
- 3.3V轉(zhuǎn)1.8V 3V轉(zhuǎn)1.8V穩(wěn)壓降壓芯片
- 14/12位1.8V單ADC
- 從 1.8V 到 USB 的多軌電壓轉(zhuǎn)換和管理
- LTC3887 Demo Circuit - High Efficiency Dual 500kHz 3.3V/1.8V Step-Down Converter (6-24V to 3.3V & 1.8V @ 15A)
- LT3020-1.8 Demo Circuit - VLDO Regulator (2.1-10V to 1.8V @ 100mA)
- 5V和3.7V降壓到1.8V的芯片選型方案詳細(xì)說明 13次下載
- 5V和3.7V降壓到1.8V的芯片和LDO方案免費(fèi)下載 25次下載
- 3.3V和3V降壓到1.8V的芯片和LDO方案說明 24次下載
- 5V和3.7V轉(zhuǎn)1.8V的芯片選型方案免費(fèi)下載 40次下載
- AIC1187,pdf,datasheet
- ISL54503 pdf datasheet (+1.8V
- ISL98012 pdf datasheet (1.8V I
- SLGU877.pdf(pcie clock buffer)
- 1.0 1.8V VCC電源靜電保護(hù)方案 604次閱讀
- 1.8V/2.5V/3.3V信號保護(hù)方案 1400次閱讀
- PGS152 IC主要有哪些特點(diǎn) 1384次閱讀
- 如何實(shí)現(xiàn)電平轉(zhuǎn)換,多種方法 1.2w次閱讀
- Zynq的電源上電順序 1.2w次閱讀
- 微雪電子PL2303USB轉(zhuǎn)UART簡介 2472次閱讀
- 微雪電子PL2303(micro) USB轉(zhuǎn)UART介紹 3032次閱讀
- 微雪電子PL2303 (mini) USB轉(zhuǎn)UART介紹 2169次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 2217次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 2255次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 1641次閱讀
- 三列3.3V電平與5V電平的轉(zhuǎn)換電路分享 3w次閱讀
- AMS1117穩(wěn)壓電路圖(1.2v、1.8v、3.3v、5v) 20.7w次閱讀
- mcu失效的原因有哪些? 7623次閱讀
- 幾款經(jīng)典簡單的聲卡話筒功放電路分析 7.2w次閱讀
下載排行
本周
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費(fèi)
- 2PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費(fèi)
- 3PC2466高電壓浪涌抑制器數(shù)據(jù)手冊
- 3.37 MB | 8次下載 | 免費(fèi)
- 4ssd1306單片 CMOS OLED/PLED 驅(qū)動(dòng)芯片中文手冊
- 1.66 MB | 5次下載 | 1 積分
- 5PC2596 40V 輸入 150KHz 3A 降壓型電源轉(zhuǎn)換器數(shù)據(jù)手冊
- 2.44 MB | 3次下載 | 免費(fèi)
- 6臺式主板DDR5內(nèi)存插槽引腳功能表資料
- 0.17 MB | 2次下載 | 5 積分
- 7電子元件FVT-6S電壓控制溫補(bǔ)晶體振蕩器(VCTCXO):2.0×1.6mm封裝規(guī)格及應(yīng)用參數(shù)詳解
- 437.99 KB | 2次下載 | 免費(fèi)
- 8ZYNALOG徴格半導(dǎo)體|ZGAD125S14技術(shù)參數(shù)書
- 982.53 KB | 2次下載 | 免費(fèi)
本月
- 1常用電子元器件集錦
- 1.72 MB | 24490次下載 | 免費(fèi)
- 2三相逆變主電路的原理圖和PCB資料合集免費(fèi)下載
- 27.35 MB | 111次下載 | 1 積分
- 3運(yùn)算放大器基本電路中文資料
- 1.30 MB | 16次下載 | 免費(fèi)
- 4蘋果iphone 11電路原理圖
- 4.98 MB | 12次下載 | 5 積分
- 5常用電子元器件介紹
- 3.21 MB | 12次下載 | 免費(fèi)
- 6PC2456高壓浪涌抑制器控制器數(shù)據(jù)手冊
- 3.03 MB | 12次下載 | 免費(fèi)
- 7PC2557正向高壓理想二極管控制電路中文手冊
- 1.80 MB | 8次下載 | 免費(fèi)
- 8PC2559帶反向輸入保掮 理想二極管控制電路中文手冊
- 1.08 MB | 8次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935130次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191390次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183345次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81591次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73816次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65990次下載 | 10 積分
評論