99精品伊人亚洲|最近国产中文炮友|九草在线视频支援|AV网站大全最新|美女黄片免费观看|国产精品资源视频|精彩无码视频一区|91大神在线后入|伊人终合在线播放|久草综合久久中文

電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示
創(chuàng)作
電子發(fā)燒友網>電子資料下載>電子書籍>一個電腦輔助設計和合成環(huán)境的模擬集成電路

一個電腦輔助設計和合成環(huán)境的模擬集成電路

2009-07-18 | rar | 17408 | 次下載 | 免費

資料介紹

Due to the ever decreasing feature size of silicon technology the complexity that can be integrated on a single chip has reached the system level. Soon, as much as 100 million transistors will be integrated on one ICs. We have truly entered the System-on-a-Chip (SoC) era. The existing design methodologies are insufficient for handling these designs, hence a growing design productivity gap develops: design productivity can not keep up with the design needs created by SoCs. Although these SoCs are primarily digital, they interface to the real world, which is analog. Analog building blocks thus become increasingly more important in a world
dominated by digital techniques. In this work, research into design automation for analog circuits has been carried out. Two complementary approaches have been investigated.
Firstly, an automatic analog synthesis system, AMGIE, has been built. The AMGIE
system is targeted towards the automatic synthesis from specifications down to layout of moderate-complexity analog circuits (device count lower than 100) that have a high reuse factor. It uses a performance-driven, hierarchical top-down refinement, bottom-up assembly design methodology. Two libraries are required for its operation: (1) a cell (topology) library containing a set of alternative implementation templates and (2) a technology library containing technology parameters. Five design tools automate the different design tasks. Topology
selection selects among the topologies in the library the most likely candidate using a sequence of three filters. The sizing and optimization tool determines the sizes and biasing of the selected schematic by using a (modified) equation-based optimization methodology. The derivation of the sizing plan has been automated using a setup environment supported by design tools. The layout tool LAYLA [Lam 99| uses a direct performance-driven macro-cell place & route methodology to generate the layout of the sized schematic. Verification steps after sizing and layout extraction verify the design. Potential design problems are dispatched
to the redesign wizard. The redesign wizard provides corrective design procedures to help the designer resolve the detected problem.
A comparison experiment between different sizing approaches indicates that the implemented modified equation-based optimization approach is the most appropriate when a high reuse factor is to be expected. A second experiment, the design of an OTA circuit by EE Master students, indicates that the AMGIE system creates a new breed of analog designers: system-level designers or less experienced analog designers that are capable of successfully designing moderate-complexity analog circuits in a few hours. The AMGIE system can however also handle more complex circuits, as has been demonstrated by the design, fabrication and measurement of an analog signal processing building block: a charge-sensitive amplifier– pulse-shaping amplifier combination.
The design automation approach used in the AMGIE approach, however, relies on accu
mulated design expertise under the form of a cell library which is reused by less experienced designers. Sometimes, the performance specifications of an analog block can not be obtained using existing analog design knowledge and techniques: these are high-challenge designs that require design creativity. In this case full automation is not possible, but the designer can still be supported. The systematic design methodology that is presented in this work is targeted towards the design of these high-performance analog blocks. It leaves room for analog design creativity: coming up with new ideas to solve hard design problems. The methodology steers this creativity to be productive, by linking every design choice that has to be made to the requested specifications. The design productivity is further increased by support through analog
CAD tools.
The Mondriaan tool presented in this work is such a tool. It automates the layout generation of the highly-regular analog blocks often found in high-speed converter architectures. It automates the back-end process of routing and technology mapping while giving the designer a more abstract view of the layout problem: a floorplan which determines the final position and connectivity of the cell array.
The presented systematic design methodology has then been applied to the design of highspeed current-steering D/A-converters. The first phase in the design flow is the specification phase. Using behavioral modeling and simulation the specification of the D/A-converter functionblock have been derived. The second phase in the design flow is the synthesis of the converter. A top-down refinement, bottom-up, mixed-signal design strategy has been adopted.
In the bottom-up path, Mondriaan was used to generate the layout of the analog modules, while a standard cell place & route tool was used to create the digital layout. In the last phase of the design a behavioral model is extracted that mimics the actual silicon part. This research has resulted in the first 14-bit accurate current-steering D/A-converter in CMOS technology that does not require trimming or tuning. This performance was obtained by creating the novel random walk switching scheme.
Both presented approaches increase analog design productivity. This is demonstrated in the text with design time reports for all the experiments that have been carried out.

下載該資料的人也在下載 下載該資料的人還在閱讀
更多 >

評論

查看更多

下載排行

本周

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24471次下載  |  免費
  3. 2EMC電路設計工程師必備的EMC基礎
  4. 0.42 MB   |  4次下載  |  2 積分
  5. 3低壓降肖特基整流管SR340L數據手冊
  6. 0.78 MB   |  1次下載  |  免費
  7. 4CPCI6310型復合視頻采集板資料
  8. 0.04 MB   |  1次下載  |  免費
  9. 5HT8 半橋電磁爐MCU應用須知
  10. 1.91 MB   |  次下載  |  免費
  11. 6快恢復二極管1F1 THRU 1F7數據手冊
  12. 0.95 MB   |  次下載  |  免費
  13. 7高效率整流二極管HER601 THRU HER608數據手冊
  14. 0.53 MB   |  次下載  |  免費
  15. 8橫河WT5000高精度功率分析儀產品資料_中文說明書_科瑞杰
  16. 1.60 MB  |  次下載  |  免費

本月

  1. 1常用電子元器件集錦
  2. 1.72 MB   |  24471次下載  |  免費
  3. 2三相逆變主電路的原理圖和PCB資料合集免費下載
  4. 27.35 MB   |  111次下載  |  1 積分
  5. 3運算放大器基本電路中文資料
  6. 1.30 MB   |  16次下載  |  免費
  7. 4蘋果iphone 11電路原理圖
  8. 4.98 MB   |  11次下載  |  5 積分
  9. 5TL494工業(yè)用開關電源原理圖資料
  10. 0.22 MB   |  10次下載  |  1 積分
  11. 6常用電子元器件介紹
  12. 3.21 MB   |  8次下載  |  免費
  13. 7QW2893應急燈專用檢測芯片
  14. 590.40 KB  |  4次下載  |  免費
  15. 8EMC電路設計工程師必備的EMC基礎
  16. 0.42 MB   |  4次下載  |  2 積分

總榜

  1. 1matlab軟件下載入口
  2. 未知  |  935130次下載  |  10 積分
  3. 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
  4. 1.48MB  |  420064次下載  |  10 積分
  5. 3Altium DXP2002下載入口
  6. 未知  |  233089次下載  |  10 積分
  7. 4電路仿真軟件multisim 10.0免費下載
  8. 340992  |  191390次下載  |  10 積分
  9. 5十天學會AVR單片機與C語言視頻教程 下載
  10. 158M  |  183344次下載  |  10 積分
  11. 6labview8.5下載
  12. 未知  |  81591次下載  |  10 積分
  13. 7Keil工具MDK-Arm免費下載
  14. 0.02 MB  |  73815次下載  |  10 積分
  15. 8LabVIEW 8.6下載
  16. 未知  |  65989次下載  |  10 積分